完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Tzu-Weien_US
dc.contributor.authorTu, Shang-Weien_US
dc.contributor.authorJou, Jing-Yangen_US
dc.date.accessioned2014-12-08T15:16:40Z-
dc.date.available2014-12-08T15:16:40Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-0582-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/12290-
dc.description.abstractAs technology advances, the global interconnect delay and the power consumption of long wires become crucial issues in nanometer technologies. In particular, both inductive and capacitive coupling effects between wires result in serious problems such as crosstalk delay, coupling noise, and power consumption. In this paper, we propose a new bus encoding scheme for global bus design in nanometer technologies. With the user-given bus parameters, the working frequency, and the delay constraint, the scheme can minimize the bus power consumption subject to the delay constraint by effectively reducing the LC coupling effects.en_US
dc.language.isoen_USen_US
dc.titleOn-chip bus encoding for power minimization under delay constrainten_US
dc.typeProceedings Paperen_US
dc.identifier.journal2007 International Symposium on VLSI Design, Automation and Test (VLSI-DAT), Proceedings of Technical Papersen_US
dc.citation.spage57en_US
dc.citation.epage60en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000247000000014-
顯示於類別:會議論文