Full metadata record
DC FieldValueLanguage
dc.contributor.authorChung, Szu-Chien_US
dc.contributor.authorWu, Jing-Yuen_US
dc.contributor.authorFu, Hsing-Pingen_US
dc.contributor.authorLee, Jen-Weien_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2015-07-21T08:29:01Z-
dc.date.available2015-07-21T08:29:01Z-
dc.date.issued2015-01-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2014.2303489en_US
dc.identifier.urihttp://hdl.handle.net/11536/124219-
dc.description.abstractTo support emerging pairing-based protocols related to cloud computing, an efficient algorithm/hardware codesign methodology of eta(T) pairing over characteristic three is presented. By mathematical manipulation and hardware scheduling, a single Miller\'s loop can be executed within 17 clock cycles. Furthermore, we employ torus representation and exploit the Frobenius map to lower the computation cost of final exponentiation. Pipelining and parallelization datapath are also exploited to shorten the critical path delay. Finally, by choosing suitable multiplier architecture and selecting an appropriate number of multipliers, Miller\'s loop and final exponentiation can be computed in a fully pipelined manner. With these schemes, a test chip for the proposed pairing accelerator has been fabricated in 90-nm CMOS 1P9M technology with a core area of 1.52 x 0.97 mm(2). It performs a bilinear pairing computation over F(3(97)) in 4.76 mu s under 1.0 V supply and achieves 178% improvement to relative works in terms of area-time (AT) product. To support higher level of security, a 126-bit secure pairing accelerator that can complete a bilinear pairing computation over F(3709) in 36.2 mu s is implemented and this result is at least 31% better than relative works in terms of AT product.en_US
dc.language.isoen_USen_US
dc.subjectApplication-specific integrated circuit (ASIC) implementationen_US
dc.subjectelliptic curveen_US
dc.subjecteta(T) pairingen_US
dc.titleEfficient Hardware Architecture of eta(T) Pairing Accelerator Over Characteristic Threeen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2014.2303489en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume23en_US
dc.citation.spage88en_US
dc.citation.epage97en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000348377200008en_US
dc.citation.woscount0en_US
Appears in Collections:Articles