標題: A 60 GHz 19.6 dBm Power Amplifier With 18.3% PAE in 40 nm CMOS
作者: Tseng, Chien-Wei
Wang, Yu-Jiu
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Class-A;cMOS technology;power amplifier (PA);power combining
公開日期: 1-二月-2015
摘要: This letter reports a fully integrated 60 GHz power amplifier (PA) implemented in TSMC 40 nm CMOS technology. This PA is based on a three-stage two-way differential topology with an output transformer-based power combining network. This topology improves layout symmetry and mitigates parasitic effects between different signal paths to increase overall efficiency. The use of parasitic coupling capacitors inside a vertically-coupled transformer can increase impedance transformation ratio. This PA achieves 20.3 dB power gain, 19.6 dBm output power with 18.3% peak PAE, and 12 GHz bandwidth.
URI: http://dx.doi.org/10.1109/LMWC.2014.2382682
http://hdl.handle.net/11536/124341
ISSN: 1531-1309
DOI: 10.1109/LMWC.2014.2382682
期刊: IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS
Volume: 25
起始頁: 121
結束頁: 123
顯示於類別:期刊論文