完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLai, Bo-Cheng Charlesen_US
dc.contributor.authorKuo, Hsien-Kaien_US
dc.contributor.authorJou, Jing-Yangen_US
dc.date.accessioned2015-07-21T08:29:25Z-
dc.date.available2015-07-21T08:29:25Z-
dc.date.issued2015-04-01en_US
dc.identifier.issn0018-9340en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TC.2014.2308179en_US
dc.identifier.urihttp://hdl.handle.net/11536/124482-
dc.description.abstractThe recently proposed GPGPU architecture has added a multi-level hierarchy of shared cache to better exploit the data locality of general purpose applications. The GPGPU design philosophy allocates most of the chip area to processing cores, and thus results in a relatively small cache shared by a large number of cores when compared with conventional multi-core CPUs. Applying a proper thread mapping scheme is crucial for gaining from constructive cache sharing and avoiding resource contention among thousands of threads. However, due to the significant differences on architectures and programming models, the existing thread mapping approaches for multi-core CPUs do not perform as effective on GPGPUs. This paper proposes a formal model to capture both the characteristics of threads as well as the cache sharing behavior of multi-level shared cache. With appropriate proofs, the model forms a solid theoretical foundation beneath the proposed cache hierarchy aware thread mapping methodology for multi-level shared cache GPGPUs. The experiments reveal that the three-staged thread mapping methodology can successfully improve the data reuse on each cache level of GPGPUs and achieve an average of 2.3 x to 4.3 x runtime enhancement when compared with existing approaches.en_US
dc.language.isoen_USen_US
dc.subjectMultithreaded processorsen_US
dc.subjectcache memoriesen_US
dc.subjectshared memoryen_US
dc.subjectperformance analysis and design aidsen_US
dc.titleA Cache Hierarchy Aware Thread Mapping Methodology for GPGPUsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TC.2014.2308179en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTERSen_US
dc.citation.volume64en_US
dc.citation.spage884en_US
dc.citation.epage898en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000351458800001en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文