完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChung, Yueh-Tingen_US
dc.contributor.authorSu, Po-Chengen_US
dc.contributor.authorCheng, Yu-Hsuanen_US
dc.contributor.authorWang, Tahuien_US
dc.contributor.authorChen, Min-Chengen_US
dc.contributor.authorLu, Chih-Yuanen_US
dc.date.accessioned2015-07-21T08:28:33Z-
dc.date.available2015-07-21T08:28:33Z-
dc.date.issued2015-02-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2014.2385072en_US
dc.identifier.urihttp://hdl.handle.net/11536/124577-
dc.description.abstractA new degradation mode with respect to write-disturb failure time due to SET/RESET cycling in a tungsten oxide resistive random access memory is reported. In a crossbar array memory, we find that a write-disturb failure time in high resistance state reduces suddenly by several orders of magnitude after certain SET/RESET cycles. This abrupt degradation is believed due to the creation of a new soft breakdown path in a switching dielectric by cycling stress. Although a memory window still remains after the degradation, the occurrence probability of over-SET state increases significantly. This cycling-induced degradation mode imposes a serious constraint on the number of SET-disturb pulses and thus an endurance cycle number in a resistive switching memory.en_US
dc.language.isoen_USen_US
dc.subjectRRAMen_US
dc.subjectSET-disturben_US
dc.subjectdegradationen_US
dc.subjectover-SETen_US
dc.titleCycling-Induced SET-Disturb Failure Time Degradation in a Resistive Switching Memoryen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2014.2385072en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume36en_US
dc.citation.spage135en_US
dc.citation.epage137en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000350334100017en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文