完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Su, Ping-Hsun | en_US |
dc.contributor.author | Li, Yiming | en_US |
dc.date.accessioned | 2015-07-21T08:29:54Z | - |
dc.date.available | 2015-07-21T08:29:54Z | - |
dc.date.issued | 2015-05-01 | en_US |
dc.identifier.issn | 0894-6507 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TSM.2015.2411711 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/124649 | - |
dc.description.abstract | Effective extraction of source/drain (S/D) series resistance is a challenging task owing to poor epi-growth and nonuniform distribution of current density in S/D, critical limitation of restrictive design rule, ultra thin contact film, and complicated 3-D fin-type field effect transistor (FinFET) structure. In this paper, we report a test structure for measurement of linear and nonlinear S/D series resistances. This technique enables us to evaluate each component of S/D series resistance resulting from the S/D contact, the S/D epi-growth fin, the S/D extension, and the channel gate, respectively. The S/D series resistance for fins on different layout location of the same diffusion is characterized and modeled by connection with a specified S/D contact on it. Furthermore, the S/D series resistance of each fin can be analytically calculated, respectively, by swapping the S/D bias condition. The proposed test structure and extraction technique provides a robust monitoring tool to diagnose a process weak point of the 16-nm multifin high-k/metal gate bulk FinFET devices. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Bulk fin-type field effect transistor (FinFET) | en_US |
dc.subject | contact size | en_US |
dc.subject | channel fin doping | en_US |
dc.subject | epi growth | en_US |
dc.subject | extraction | en_US |
dc.subject | explicit model | en_US |
dc.subject | high-k/metal gate | en_US |
dc.subject | measurement | en_US |
dc.subject | multifins | en_US |
dc.subject | series resistance | en_US |
dc.subject | source/drain (S/D) resistance | en_US |
dc.subject | test structure | en_US |
dc.title | Source/Drain Series Resistance Extraction in HKMG Multifin Bulk FinFET Devices | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TSM.2015.2411711 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING | en_US |
dc.citation.volume | 28 | en_US |
dc.citation.spage | 193 | en_US |
dc.citation.epage | 199 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.identifier.wosnumber | WOS:000354189400009 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |