標題: Discrete dopant fluctuated 20nm/15nm-gate planar CMOS
作者: Yang, Fu-Liang
Hwang, Jiunn-Ren
Chen, Hung-Ming
Shen, Jeng-Jung
Yu, Shao-Ming
Li, Yiming
Tang, Denny D.
電信工程研究所
Institute of Communications Engineering
公開日期: 2007
摘要: We have, for the first time, experimentally quantified random dopant distribution (RDD) induced V-t standard deviation up to 40mV for 20nm-gate planar CMOS. Discrete dopants have been statistically positioned in the 3D channel region to examine associated carrier transportation characteristics, concurrently capturing "dopant concentration variation" and "dopant position fluctuation". As gate length further scaling down to 15nm, the newly developed discrete-dopant scheme features an effective solution to suppress 3-sigma-edge single digit dopants induced V-t variation by gate work function modulation. The extensive study may postpone the scaling limit projected for planar CMOS.
URI: http://hdl.handle.net/11536/12501
http://dx.doi.org/10.1109/VLSIT.2007.4339695
ISBN: 978-4-900784-03-1
DOI: 10.1109/VLSIT.2007.4339695
期刊: 2007 Symposium on VLSI Technology, Digest of Technical Papers
起始頁: 208
結束頁: 209
顯示於類別:會議論文


文件中的檔案:

  1. 000250539900081.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。