完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Kai-Jiunen_US
dc.contributor.authorTsai, Shang-Hoen_US
dc.contributor.authorHsu, Heng-Changen_US
dc.date.accessioned2015-07-21T08:31:24Z-
dc.date.available2015-07-21T08:31:24Z-
dc.date.issued2013-01-01en_US
dc.identifier.isbn978-1-4799-0434-1en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/125129-
dc.description.abstractIn this work an LDPC decoder which complies with IEEE 802.11n is proposed and implemented. The code rate is 1/2 and the code length is 648. We used partially parallel structure to reduce the area. Additionally the SNR information is applied to improve the BER performance. Moreover the CNU and the BNU in the min-sum-correct algorithm were reordered so that the hardware complexity can be reduced, and early termination can be achieved at the first iteration. Furthermore the parity check matrix is reordered such that the latency of each iteration is reduced by 1/3. The proposed LDPC decoder can reach a throughput of 37 similar to 319Mbps with a core area of 5.3 mm(2) and power consumption 224mW in a TSMC 90nm process.en_US
dc.language.isoen_USen_US
dc.titleAn LDPC Decoder with SNR Informationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 9TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING (ICICS)en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000353339000115en_US
dc.citation.woscount0en_US
顯示於類別:會議論文