標題: Electrostatic discharge protection scheme without leakage current path for CMOS IC operating in power-down-mode condition on a system board
作者: Lin, KH
Ker, MD
電機學院
College of Electrical and Computer Engineering
公開日期: 1-二月-2006
摘要: A new design on the electrostatic discharge (ESD) protection scheme for CMOS IC operating in power-down-mode condition is proposed. By adding a VDD_ESD bus line and diodes, the new proposed ESD protection scheme can block the leakage current from I/O pin to VDD power line to avoid malfunction during power-down-mode operating condition. During normal circuit operating condition, the new proposed ESD protection schemes have no leakage path to interfere with the normal circuit functions. The whole-chip ESD protection design can be achieved by insertion of ESD clamp circuits between VSS power line and both VDD power line and VDD ESD bus line. Experimental results have verified that the human-body-model (HBM) ESD level of this new scheme can be greater than 7.5 kV in a 0.35-mu m silicided CMOS process. Furthermore, output-swing improvement circuit is proposed to achieve the full swing of output voltage level during normal circuit operating condition. (c) 2005 Elsevier Ltd. All rights reserved.
URI: http://dx.doi.org/10.1016/j.microrel.2004.12.020
http://hdl.handle.net/11536/12693
ISSN: 0026-2714
DOI: 10.1016/j.microrel.2004.12.020
期刊: MICROELECTRONICS RELIABILITY
Volume: 46
Issue: 2-4
起始頁: 301
結束頁: 310
顯示於類別:期刊論文


文件中的檔案:

  1. 000235441100009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。