完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, TJen_US
dc.contributor.authorLin, HYen_US
dc.contributor.authorChao, CMen_US
dc.contributor.authorLiu, CWen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:17:31Z-
dc.date.available2014-12-08T15:17:31Z-
dc.date.issued2006-02-01en_US
dc.identifier.issn0922-5773en_US
dc.identifier.urihttp://dx.doi.org/10.1007/s11265-005-4178-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/12698-
dc.description.abstractA multimedia system-on-a-chip (SoC) usually contains one or more programmable digital signal processors (DSP) to accelerate data-intensive computations. But most of these DSP cores are designed originally for standalone applications, and they must have some overlapped (and redundant) components with the host microprocessor. This paper presents a compact DSP for multi-core systems, which is fully programmable and has been optimized to execute a set of signal processing kernels very efficiently. The DSP core was designed concurrently with its automatic software generator based on high-level synthesis. Moreover, it performs lightweight arithmetic-the static floating-point (SFP), which approximates the quality of floating-point (FP) operations with the hardware similar to that of the integer arithmetic. In our simulations, the compact DSP and its auto-generated software can achieve 3X performance (estimated in cycles) of those DSP cores in the dual-core baseband processors with similar computing resources. Besides, the 16-bit SFP has above 40 dB signal to round-off noise ratio over the IEEE single-precision FP, and it even outperforms the hand-optimized programs based on the 32-bit integer arithmetic. The 24-bit SFP has above 64 dB quality, of which the maximum precision is identical to that of the single-precision FP. Finally, the DSP core has been implemented and fabricated in the UMC 0.18 mu m 1P6M CMOS technology. It can operate at 314.5 MHz while consuming 52mW average power. The core size is only 1.5 mmx1.5 mm including the 16 KB on-chip memory and the AMBA AHB interface.en_US
dc.language.isoen_USen_US
dc.titleA compact DSP core with static floating-point arithmeticen_US
dc.typeArticleen_US
dc.identifier.doi10.1007/s11265-005-4178-5en_US
dc.identifier.journalJOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGYen_US
dc.citation.volume42en_US
dc.citation.issue2en_US
dc.citation.spage127en_US
dc.citation.epage138en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000237326800003-
dc.citation.woscount6-
顯示於類別:期刊論文


文件中的檔案:

  1. 000237326800003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。