完整後設資料紀錄
DC 欄位語言
dc.contributor.author張立雅en_US
dc.contributor.authorOlesya Zakoretskaen_US
dc.contributor.author黃威,莊景德en_US
dc.contributor.authorHwang Wei, Chuang Ching-Teen_US
dc.date.accessioned2015-11-26T01:02:32Z-
dc.date.available2015-11-26T01:02:32Z-
dc.date.issued2015en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT070060806en_US
dc.identifier.urihttp://hdl.handle.net/11536/127484-
dc.description.abstractThis thesis proposes a novel design of level shifter flip-flop cell for the applications in ultra-low voltage systems. In order to reduce a power dissipation, several approaches have been suggested and successfully implanted in modern designs. One of them is to divide system into clusters with multiple supply voltages. In order to successfully shift the voltages between those clusters, we need to insert the level shifters in between. However, the existing designs of the level shifters are consuming too much power and work only on super-threshold voltages so far. The level shifter in this proposed configurations are designed to meet the ultra-low voltages requirements of the modern circuit specifications and at the same time consume as little power as possible at the same time not causing too much delay for the signal. In order to solve above-mentioned problems (decrease the delay and power) the modified level shifter needs to be combined with the latch or flip-flop. The proposed level-converting flip-flop cell is composed of a clock pulse generator, a modified latch and a level shifter. The proposed LCFF can be operated from near-threshold region to super-threshold region and have a negative setup time to reduce the effect of the clock skew and jitter. The proposed level converter is designed using TSMC 65nm CMOS technology. It functions correctly across all process corners for a wide input voltage range.zh_TW
dc.description.abstractThis thesis proposes a novel design of level shifter flip-flop cell for the applications in ultra-low voltage systems. In order to reduce a power dissipation, several approaches have been suggested and successfully implanted in modern designs. One of them is to divide system into clusters with multiple supply voltages. In order to successfully shift the voltages between those clusters, we need to insert the level shifters in between. However, the existing designs of the level shifters are consuming too much power and work only on super-threshold voltages so far. The level shifter in this proposed configurations are designed to meet the ultra-low voltages requirements of the modern circuit specifications and at the same time consume as little power as possible at the same time not causing too much delay for the signal. In order to solve above-mentioned problems (decrease the delay and power) the modified level shifter needs to be combined with the latch or flip-flop. The proposed level-converting flip-flop cell is composed of a clock pulse generator, a modified latch and a level shifter. The proposed LCFF can be operated from near-threshold region to super-threshold region and have a negative setup time to reduce the effect of the clock skew and jitter. The proposed level converter is designed using TSMC 65nm CMOS technology. It functions correctly across all process corners for a wide input voltage range.en_US
dc.language.isoen_USen_US
dc.subjectLevel shifterzh_TW
dc.subjectLCFFzh_TW
dc.subjectLevel shifteren_US
dc.subjectLCFFen_US
dc.subjectultra-low power system designen_US
dc.subjectlow power designen_US
dc.title可用於低電壓系統超低功率電壓準位轉換器設計zh_TW
dc.titleEnergy-efficient Level Converting Flip-Flop for Ultra-Low-Power Systemsen_US
dc.typeThesisen_US
dc.contributor.department電機資訊國際學程zh_TW
顯示於類別:畢業論文