完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiu, Jen-Chiehen_US
dc.contributor.authorHsu, Chung-Weien_US
dc.contributor.authorWang, I-Tingen_US
dc.contributor.authorHou, Tuo-Hungen_US
dc.date.accessioned2015-12-02T02:59:17Z-
dc.date.available2015-12-02T02:59:17Z-
dc.date.issued2015-08-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2015.2444663en_US
dc.identifier.urihttp://hdl.handle.net/11536/128009-
dc.description.abstractThis paper provides new insights into the effect of device characteristics on multilevel-cell (MLC) operation, aiming at potential benefits, such as the reduction of write latency and peripheral circuit design overhead. A general categorization of the MLC-operating schemes in storage-class memory (SCM) is proposed to connect the total number of write inputs with fundamental device properties. The categorization method is validated using two resistive random access memory devices based on different switching mechanisms. Favorable device characteristics and the corresponding simplified MLC operating schemes are addressed to facilitate future development of MLC SCM.en_US
dc.language.isoen_USen_US
dc.subjectMultilevel-cell (MLC)en_US
dc.subjectresistive random access memory (RRAM)en_US
dc.subjectwrite schemeen_US
dc.titleCategorization of Multilevel-Cell Storage-Class Memory: An RRAM Exampleen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2015.2444663en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume62en_US
dc.citation.spage2510en_US
dc.citation.epage2516en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000358507600022en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文