完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liu, Jen-Chieh | en_US |
dc.contributor.author | Hsu, Chung-Wei | en_US |
dc.contributor.author | Wang, I-Ting | en_US |
dc.contributor.author | Hou, Tuo-Hung | en_US |
dc.date.accessioned | 2015-12-02T02:59:17Z | - |
dc.date.available | 2015-12-02T02:59:17Z | - |
dc.date.issued | 2015-08-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2015.2444663 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/128009 | - |
dc.description.abstract | This paper provides new insights into the effect of device characteristics on multilevel-cell (MLC) operation, aiming at potential benefits, such as the reduction of write latency and peripheral circuit design overhead. A general categorization of the MLC-operating schemes in storage-class memory (SCM) is proposed to connect the total number of write inputs with fundamental device properties. The categorization method is validated using two resistive random access memory devices based on different switching mechanisms. Favorable device characteristics and the corresponding simplified MLC operating schemes are addressed to facilitate future development of MLC SCM. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Multilevel-cell (MLC) | en_US |
dc.subject | resistive random access memory (RRAM) | en_US |
dc.subject | write scheme | en_US |
dc.title | Categorization of Multilevel-Cell Storage-Class Memory: An RRAM Example | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2015.2444663 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 62 | en_US |
dc.citation.spage | 2510 | en_US |
dc.citation.epage | 2516 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000358507600022 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |