完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jou, Shiaw-Yu | en_US |
dc.contributor.author | Chang, Shan-Jung | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.date.accessioned | 2015-12-02T02:59:32Z | - |
dc.date.available | 2015-12-02T02:59:32Z | - |
dc.date.issued | 2015-09-01 | en_US |
dc.identifier.issn | 1051-8215 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSVT.2015.2389472 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/128307 | - |
dc.description.abstract | Motion estimation (ME) in the latest High Efficiency Video Coding standard adopts the quadtree coding structure and up to a 64 x 64 prediction unit (PU) size to improve the coding gain. However, these techniques also have serious design problems regarding the complexity, data dependency, external memory bandwidth, and on-chip buffer size compared with previous standards, especially for real-time ultrahigh-definition video coding. To solve these problems, this paper proposes an efficient ME design with a joint algorithm and architecture optimization. To reduce complexity, we propose a predictive integer ME (IME) algorithm that selects the most probable search directions and steps through a statistical analysis to reduce the number of search points by 90.5%. We also employ a PU size-dependent fractional ME (FME) algorithm to reduce the interpolation filtering by 62.4% compared with the reference software. To resolve the corresponding dependency, we cascade the IME and FME computations via interlaced scheduling and propose an early motion vector prediction candidate approach. We use this scheduling with a 16 x 16 processing unit to compute the partial matching cost of all PUs with the same 16 x 16 current block in an interlaced order and share their common reference block to reduce the on-chip buffer size and off-chip memory bandwidth. The bandwidth is further reduced by a cache with double Z scan indexed addressing to simplify the cache controller. Implementation with a Taiwan Semiconductor Manufacturing Company 90-nm CMOS process supports the real-time encoding of 4 K x 2 K at 60 frames/s operated at 270 MHz with 778.7k logic gates and 17.4 KB of on-chip memory. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | High Efficiency Video Coding (HEVC) | en_US |
dc.subject | motion estimation (ME) | en_US |
dc.subject | very-large-scale integration (VLSI) architecture | en_US |
dc.title | Fast Motion Estimation Algorithm and Design for Real Time QFHD High Efficiency Video Coding | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSVT.2015.2389472 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY | en_US |
dc.citation.volume | 25 | en_US |
dc.citation.spage | 1533 | en_US |
dc.citation.epage | 1544 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000360895600007 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |