標題: | Thermal-Constrained Task Scheduling on 3-D Multicore Processors for Throughput-and-Energy Optimization |
作者: | Liao, Chien-Hui Wen, Charles H. -P. 電機資訊學士班 Undergraduate Honors Program of Electrical Engineering and Computer Science |
關鍵字: | 3-D multicore processor (3-D MCP);dynamic voltage and frequency scaling (DVFS);energy;hot spot;task scheduling;temperature gradient;throughput |
公開日期: | 1-十一月-2015 |
摘要: | Thermal-constrained task scheduler for throughput optimization on 3-D multicore processors (3-D MCPs) has been studied extensively. However, these throughput-optimized strategies often ignore energy consumption and overuse thermal simulations. Therefore, in this brief, a new strategy named thermal-aware mapping and VoltagE scaling (TAMVES) is proposed to optimize throughput and energy consumption while satisfying thermal constraints (in terms of both peak temperature and temperature gradient) simultaneously. Layer-by-layer task-to-core mapping and thermal-and-energy-aware voltage scaling are incorporated in TAMVES to reduce peak temperature and temperature gradient without extensive thermal simulation. Furthermore, idle time slots are also utilized by voltage scaling for minimizing energy consumption. Our experimental results show that under thermal constraints, TAMVES outperforms a previous work (3-D Wave) by 35.30% averagely on throughput. In addition, TAMVES that features three-order faster speed under timing constraints outperforms 3-D Wave for saving 51.17% more energy and reducing 8.37% more peak temperature and 5.67% more temperature gradient. As a result, TAMVES has proven itself an effective task scheduler that optimizes throughput and energy on 3-D MCPs under thermal constraints. |
URI: | http://dx.doi.org/10.1109/TVLSI.2014.2360802 http://hdl.handle.net/11536/128386 |
ISSN: | 1063-8210 |
DOI: | 10.1109/TVLSI.2014.2360802 |
期刊: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 23 |
Issue: | 11 |
起始頁: | 2719 |
結束頁: | 2723 |
顯示於類別: | 期刊論文 |