Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen, Zong-Yien_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2015-12-02T03:00:57Z-
dc.date.available2015-12-02T03:00:57Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-1-4799-5230-4en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/128601-
dc.description.abstractThis paper proposes a new compensation technique to reduce the clock jitter effects for the continuous-time sigma-delta (CT-Sigma Delta) modulator by using divided-by-n (D-N) feedback DAC waveform. There are two types of clock jitter: independent clock jitter (random jitter) and accumulated clock jitter (deterministic jitter). This technique provides a useful approach to solve one of the critical non-idealities, independent clock jitter, in the CT-Sigma Delta modulator without increasing the speed requirement of the modulator as well as the complexity of system and circuit design. This technique can be implemented with the proposed DLL-based clock generator. The results prove the effectiveness of this new compensation technique for independent clock jitter.en_US
dc.language.isoen_USen_US
dc.titleJitter Compensation Technique for Continuous-Time Sigma-Delta Modulatoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS)en_US
dc.citation.spage423en_US
dc.citation.epage426en_US
dc.contributor.department電機資訊學士班zh_TW
dc.contributor.departmentUndergraduate Honors Program of Electrical Engineering and Computer Scienceen_US
dc.identifier.wosnumberWOS:000361128200102en_US
dc.citation.woscount0en_US
Appears in Collections:Conferences Paper