完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Zong-Yi | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2015-12-02T03:00:57Z | - |
dc.date.available | 2015-12-02T03:00:57Z | - |
dc.date.issued | 2014-01-01 | en_US |
dc.identifier.isbn | 978-1-4799-5230-4 | en_US |
dc.identifier.issn | en_US | |
dc.identifier.uri | http://hdl.handle.net/11536/128601 | - |
dc.description.abstract | This paper proposes a new compensation technique to reduce the clock jitter effects for the continuous-time sigma-delta (CT-Sigma Delta) modulator by using divided-by-n (D-N) feedback DAC waveform. There are two types of clock jitter: independent clock jitter (random jitter) and accumulated clock jitter (deterministic jitter). This technique provides a useful approach to solve one of the critical non-idealities, independent clock jitter, in the CT-Sigma Delta modulator without increasing the speed requirement of the modulator as well as the complexity of system and circuit design. This technique can be implemented with the proposed DLL-based clock generator. The results prove the effectiveness of this new compensation technique for independent clock jitter. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Jitter Compensation Technique for Continuous-Time Sigma-Delta Modulator | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS) | en_US |
dc.citation.spage | 423 | en_US |
dc.citation.epage | 426 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.identifier.wosnumber | WOS:000361128200102 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |