完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLo, Shih-Chingen_US
dc.contributor.authorYu, Shao-Mingen_US
dc.date.accessioned2014-12-08T15:17:49Z-
dc.date.available2014-12-08T15:17:49Z-
dc.date.issued2006en_US
dc.identifier.isbn3-540-34379-2en_US
dc.identifier.issn0302-9743en_US
dc.identifier.urihttp://hdl.handle.net/11536/12907-
dc.description.abstractStrained silicon field effect transistor (FET) has been known for enhancing carrier mobility. The stained Si channel thickness, the Si1-xGex composition fraction and the Si1-xGex layer thickness are three crucial parameters for designing strained Si/SiGe MOSFET. Mobility enhancement and device reliability may be unnecessarily conservative. In this paper, numerical investigation of drain current, gate leakage and threshold voltage for strained Si/SiGe MOSFET are simulated under different device profiles. According to our results, the optimal combination of parameters are as follows: stained Si channel thickness is 7 nm, Ge content is 20%, and the Si1-xGex layer thickness should be chosen between 20 similar to 50 nm.en_US
dc.language.isoen_USen_US
dc.titleA quantum hydrodynamic simulation of strained nanoscale VLSI deviceen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.journalCOMPUTATIONAL SCIENCE - ICCS 2006, PT 1, PROCEEDINGSen_US
dc.citation.volume3991en_US
dc.citation.spage1038en_US
dc.citation.epage1042en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000238389200163-
顯示於類別:會議論文