完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lo, Shih-Ching | en_US |
dc.contributor.author | Yu, Shao-Ming | en_US |
dc.date.accessioned | 2014-12-08T15:17:49Z | - |
dc.date.available | 2014-12-08T15:17:49Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 3-540-34379-2 | en_US |
dc.identifier.issn | 0302-9743 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/12907 | - |
dc.description.abstract | Strained silicon field effect transistor (FET) has been known for enhancing carrier mobility. The stained Si channel thickness, the Si1-xGex composition fraction and the Si1-xGex layer thickness are three crucial parameters for designing strained Si/SiGe MOSFET. Mobility enhancement and device reliability may be unnecessarily conservative. In this paper, numerical investigation of drain current, gate leakage and threshold voltage for strained Si/SiGe MOSFET are simulated under different device profiles. According to our results, the optimal combination of parameters are as follows: stained Si channel thickness is 7 nm, Ge content is 20%, and the Si1-xGex layer thickness should be chosen between 20 similar to 50 nm. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A quantum hydrodynamic simulation of strained nanoscale VLSI device | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.journal | COMPUTATIONAL SCIENCE - ICCS 2006, PT 1, PROCEEDINGS | en_US |
dc.citation.volume | 3991 | en_US |
dc.citation.spage | 1038 | en_US |
dc.citation.epage | 1042 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000238389200163 | - |
顯示於類別: | 會議論文 |