完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Yi-Min | en_US |
dc.contributor.author | Wu, Jau-Yet | en_US |
dc.contributor.author | Lin, Chien-Ching | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.date.accessioned | 2014-12-08T15:17:51Z | - |
dc.date.available | 2014-12-08T15:17:51Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-981-08-2468-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/12934 | - |
dc.description.abstract | In this paper, a low-complexity and full-mode BCH decoder with long block length for DVB-S2 application is presented. With the reversed error locator polynomial, our proposed reversed Berlekamp-Massey algorithm features a sharing architecture to perform parallel-4 syndrome and Chien search calculations. Concatenated with the LDPC decoder, which has a long decoding latency and a short period of data output time, the proposed parallel-4 BCH decoder ensures the sufficient throughput with only one bank memory. Moreover, a composite field divider instead of a large Galois field inversion table is also presented to reduce complexity. After implemented in 0.13 mu m CMOS technology, our parallel-4 BCH decoder occupied 44K gate count can reach 380Mb/s according to the post-layout simulations. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Long Block Length BCH Decoder for DVB-S2 Application | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009) | en_US |
dc.citation.spage | 300 | en_US |
dc.citation.epage | 303 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000290361900075 | - |
顯示於類別: | 會議論文 |