標題: | An Efficient VLSI Implementation of SVD Processor of On-line Recursive ICA for Real-time EEG System |
作者: | Fang, Wai-Chi Chang, Jui-Chung Huang, Kuan-Ju Feng, Chih-Wei Chou, Chia-Ching 電機工程學系 Department of Electrical and Computer Engineering |
公開日期: | 1-一月-2014 |
摘要: | This paper presents an efficient VLSI implementation of a singular value decomposition (SVD) processor of on-line recursive independent component analysis (ORICA) for use in a real-time electroencephalography (EEG) system. ICA is a well-known method for blind source separation (BBS), which helps to obtain clear EEG signals without artifacts. In general, computations of ORICA are complicated and the critical computational latency is associated with the SVD process. Accordingly, the performance of the SVD processor should be prioritized. Going beyond previous research [1], this work presents a novel design of coordinate rotation digital computer (CORDIC) engine which is optimized and speeded up to avoid structural hazards. Finally, the processor is fabricated using TSMC 40nm CMOS technology in a 16-channel EEG system. The computation time of the SVD processor is reduced by 24.7% and the average correlation coefficient between original source signals and extracted ORICA signals is 0.95452. |
URI: | http://hdl.handle.net/11536/129759 |
ISBN: | 978-1-4799-2346-5 |
ISSN: | 2163-4025 |
期刊: | 2014 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS) |
起始頁: | 73 |
結束頁: | 76 |
顯示於類別: | 會議論文 |