Title: The Serial Commutator FFT
Authors: Garrido, Mario
Huang, Shen-Jui
Chen, Sau-Gee
Gustafsson, Oscar
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: Fast Fourier transform (FFT);pipelined architecture;serial commutator (SC)
Issue Date: Oct-2016
Abstract: This brief presents a new type of fast Fourier transform (FFT) hardware architectures called serial commutator (SC) FFT. The SC FFT is characterized by the use of circuits for bit-dimension permutation of serial data. The proposed architectures are based on the observation that, in the radix-2 FFT algorithm, only half of the samples at each stage must be rotated. This fact, together with a proper data management, makes it possible to allocate rotations only every other clock cycle. This allows for simplifying the rotator, halving the complexity with respect to conventional serial FFT architectures. Likewise, the proposed approach halves the number of adders in the butterflies with respect to previous architectures. As a result, the proposed architectures use the minimum number of adders, rotators, and memory that are necessary for a pipelined FFT of serial data, with 100% utilization ratio.
URI: http://dx.doi.org/10.1109/TCSII.2016.2538119
http://hdl.handle.net/11536/132659
ISSN: 1549-7747
DOI: 10.1109/TCSII.2016.2538119
Journal: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS
Volume: 63
Issue: 10
Begin Page: 974
End Page: 978
Appears in Collections:Articles