完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Su, Ping-Hsun | en_US |
dc.contributor.author | Li, Yiming | en_US |
dc.date.accessioned | 2017-04-21T06:56:23Z | - |
dc.date.available | 2017-04-21T06:56:23Z | - |
dc.date.issued | 2016-08 | en_US |
dc.identifier.issn | 0894-6507 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TSM.2016.2585129 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/132694 | - |
dc.description.abstract | This paper reports a systematic method to discover and optimize key fabrication in-line process of 16-nm high-kappa metal gate bulk FinFET to improve device\'s performance and variability. The sensitivity analysis is utilized to prioritize key in-line process parameters which significantly boost device\'s performance and effectively reduce its variations. To extract hidden correlations among complex and a large number of in-line process parameters, data mining technique is applied to highlight and group-associated in-line process parameters. The source of variations of in-line process parameters in each group is revealed and the optimized solution is proposed to reduce its sensitivity to devices\' fluctuation. Results show the dual gate-spacer, the source/drain (S/D) proximity, the S/D depth, and the S/D implant are grouped to the same cluster and significantly affect the threshold voltage (V-t,V- sat), the on-state current (I-d,I- sat), and the off-state current (I-d,I- off), but the key variation source of these parameters is the thickness of the dual gate-spacer. By replacing dual spacers with single spacers, the fluctuation of threshold voltage is 30% dropped. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | In-line process parameters | en_US |
dc.subject | process sequence | en_US |
dc.subject | bulk FinFETs | en_US |
dc.subject | performance booster | en_US |
dc.subject | characteristic fluctuation | en_US |
dc.subject | die-to-die variation | en_US |
dc.subject | data mining | en_US |
dc.subject | sensitivity analysis | en_US |
dc.title | A Systematic Approach to Correlation Analysis of In-Line Process Parameters for Process Variation Effect on Electrical Characteristic of 16-nm HKMG Bulk FinFET Devices | en_US |
dc.identifier.doi | 10.1109/TSM.2016.2585129 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING | en_US |
dc.citation.volume | 29 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 209 | en_US |
dc.citation.epage | 216 | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000384912700005 | en_US |
顯示於類別: | 期刊論文 |