完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSu, Ping-Hsunen_US
dc.contributor.authorLi, Yimingen_US
dc.date.accessioned2017-04-21T06:56:23Z-
dc.date.available2017-04-21T06:56:23Z-
dc.date.issued2016-08en_US
dc.identifier.issn0894-6507en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TSM.2016.2585129en_US
dc.identifier.urihttp://hdl.handle.net/11536/132694-
dc.description.abstractThis paper reports a systematic method to discover and optimize key fabrication in-line process of 16-nm high-kappa metal gate bulk FinFET to improve device\'s performance and variability. The sensitivity analysis is utilized to prioritize key in-line process parameters which significantly boost device\'s performance and effectively reduce its variations. To extract hidden correlations among complex and a large number of in-line process parameters, data mining technique is applied to highlight and group-associated in-line process parameters. The source of variations of in-line process parameters in each group is revealed and the optimized solution is proposed to reduce its sensitivity to devices\' fluctuation. Results show the dual gate-spacer, the source/drain (S/D) proximity, the S/D depth, and the S/D implant are grouped to the same cluster and significantly affect the threshold voltage (V-t,V- sat), the on-state current (I-d,I- sat), and the off-state current (I-d,I- off), but the key variation source of these parameters is the thickness of the dual gate-spacer. By replacing dual spacers with single spacers, the fluctuation of threshold voltage is 30% dropped.en_US
dc.language.isoen_USen_US
dc.subjectIn-line process parametersen_US
dc.subjectprocess sequenceen_US
dc.subjectbulk FinFETsen_US
dc.subjectperformance boosteren_US
dc.subjectcharacteristic fluctuationen_US
dc.subjectdie-to-die variationen_US
dc.subjectdata miningen_US
dc.subjectsensitivity analysisen_US
dc.titleA Systematic Approach to Correlation Analysis of In-Line Process Parameters for Process Variation Effect on Electrical Characteristic of 16-nm HKMG Bulk FinFET Devicesen_US
dc.identifier.doi10.1109/TSM.2016.2585129en_US
dc.identifier.journalIEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURINGen_US
dc.citation.volume29en_US
dc.citation.issue3en_US
dc.citation.spage209en_US
dc.citation.epage216en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000384912700005en_US
顯示於類別:期刊論文