完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLai, Bo-Cheng Charlesen_US
dc.contributor.authorLee, Chia-Yingen_US
dc.contributor.authorChiu, Tsou-Hanen_US
dc.contributor.authorKuo, Hsien-Kaien_US
dc.contributor.authorChang, Chun-Kaien_US
dc.date.accessioned2017-04-21T06:56:17Z-
dc.date.available2017-04-21T06:56:17Z-
dc.date.issued2016-12-01en_US
dc.identifier.issn0018-9340en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TC.2016.2547379en_US
dc.identifier.urihttp://hdl.handle.net/11536/132782-
dc.description.abstractModern GPGPU\'s have enabled massively parallel computing with programmability that can exploit the highly parallel nature of LDPC decoding. Previous works customized the design on a GPGPU towards specific execution attributes of a particular LDPC decoding matrix. Supporting different LDPC decoding matrices requires either substantial rework on the current program, or a brand new parallel design. This paper proposes two unified designs that can achieve high performance for both regular and irregular LDPC decoding on a GPGPU. The first design introduces a node-based scheme with a versatile translation array mechanism that can efficiently handle the complex data access patterns of different LDPC decoding matrices. The second design proposes an edge-based parallel paradigm that uses more intuitive data layout. More edges than nodes in a Tanner graph also give the edge-based design higher computation parallelism when there are limited concurrent codewords. With the proposed unified designs, designers can be ignorant of the types of LDPC matrices and achieve high performance LDPC decoding. The experiments on a GTX 470 GPGPU have demonstrated up to 134.56x runtime improvement, when compared with designs on a high-end CPU. The maximum throughput can reach 80.25 Mbps. When compared with the previous customized designs, the proposed systematic designs can reach better performance while relieving the effort of customization.en_US
dc.language.isoen_USen_US
dc.subjectC.4 performance of systemsen_US
dc.subjectD.2.2 design tools and techniquesen_US
dc.titleUnified Designs for High Performance LDPC Decoding on GPGPUen_US
dc.identifier.doi10.1109/TC.2016.2547379en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTERSen_US
dc.citation.volume65en_US
dc.citation.issue12en_US
dc.citation.spage3754en_US
dc.citation.epage3765en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000388498600019en_US
顯示於類別:期刊論文