完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Chien-Chihen_US
dc.contributor.authorChen, Jwu-Een_US
dc.contributor.authorWey, Chin-Longen_US
dc.date.accessioned2017-04-21T06:55:17Z-
dc.date.available2017-04-21T06:55:17Z-
dc.date.issued2017-01en_US
dc.identifier.issn0278-0070en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCAD.2016.2561403en_US
dc.identifier.urihttp://hdl.handle.net/11536/133064-
dc.description.abstractCapacitor matching influences linearity performance, which is a critical measure of analog-to-digital converters (ADCs). Various placement techniques have been proposed to eliminate both systematic and random mismatches of capacitor pairs. However, a placement technique that eliminates capacitor mismatches may not result in good linearity performance for successive-approximation-register ADCs because their linearity performance is related to the accuracy of their binary-weighted continued ratio. This paper addresses the critical problem of placement estimation based on ratio mismatch M, overall correlation coefficient L, and performance metrics. A low M and a high L value do not imply higher linearity performance. Therefore, we propose a partition-centering-based symmetry placement algorithm for the layout considering parasitic capacitance matching. The experimental results show that the proposed placement approach can achieve higher linearity performance and a shorter placement generation time compared with the conventional approach.en_US
dc.language.isoen_USen_US
dc.subjectAnalog placementen_US
dc.subjectbinary-weighted continued ratioen_US
dc.subjectcapacitance ratio mismatchen_US
dc.subjectspatial correlation coefficienten_US
dc.subjectsuccessive-approximation-register (SAR) analog-to-digital converter (ADC)en_US
dc.subjectunit capacitor (UC) array placementen_US
dc.titlePACES: A Partition-Centering-Based Symmetry Placement for Binary-Weighted Unit Capacitor Arraysen_US
dc.identifier.doi10.1109/TCAD.2016.2561403en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMSen_US
dc.citation.volume36en_US
dc.citation.issue1en_US
dc.citation.spage134en_US
dc.citation.epage145en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000391704300011en_US
顯示於類別:期刊論文