完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Chien-Chih | en_US |
dc.contributor.author | Chen, Jwu-E | en_US |
dc.contributor.author | Wey, Chin-Long | en_US |
dc.date.accessioned | 2017-04-21T06:55:17Z | - |
dc.date.available | 2017-04-21T06:55:17Z | - |
dc.date.issued | 2017-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCAD.2016.2561403 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/133064 | - |
dc.description.abstract | Capacitor matching influences linearity performance, which is a critical measure of analog-to-digital converters (ADCs). Various placement techniques have been proposed to eliminate both systematic and random mismatches of capacitor pairs. However, a placement technique that eliminates capacitor mismatches may not result in good linearity performance for successive-approximation-register ADCs because their linearity performance is related to the accuracy of their binary-weighted continued ratio. This paper addresses the critical problem of placement estimation based on ratio mismatch M, overall correlation coefficient L, and performance metrics. A low M and a high L value do not imply higher linearity performance. Therefore, we propose a partition-centering-based symmetry placement algorithm for the layout considering parasitic capacitance matching. The experimental results show that the proposed placement approach can achieve higher linearity performance and a shorter placement generation time compared with the conventional approach. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Analog placement | en_US |
dc.subject | binary-weighted continued ratio | en_US |
dc.subject | capacitance ratio mismatch | en_US |
dc.subject | spatial correlation coefficient | en_US |
dc.subject | successive-approximation-register (SAR) analog-to-digital converter (ADC) | en_US |
dc.subject | unit capacitor (UC) array placement | en_US |
dc.title | PACES: A Partition-Centering-Based Symmetry Placement for Binary-Weighted Unit Capacitor Arrays | en_US |
dc.identifier.doi | 10.1109/TCAD.2016.2561403 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 36 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 134 | en_US |
dc.citation.epage | 145 | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000391704300011 | en_US |
顯示於類別: | 期刊論文 |