完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, Yu-Cheng | en_US |
dc.contributor.author | Chen, Chiao-En | en_US |
dc.contributor.author | Yang, Chia-Hsiang | en_US |
dc.date.accessioned | 2017-04-21T06:56:36Z | - |
dc.date.available | 2017-04-21T06:56:36Z | - |
dc.date.issued | 2017-02 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2016.2604380 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/133178 | - |
dc.description.abstract | This paper presents a geometric-mean-decomposition (GMD) processor for multiple-input multiple-output (MIMO) communication systems. The proposed GMD pro cessor has a flexible architecture that supports channel matrices of arbitrary dimensions. A complex-valued bi-diagonalization is proposed at the preprocessing stage, which substantially reduces the overall hardware complexity. The proposed GMD processor naturally supports an economic channel state information (CSI) feedback mechanism, rendering it highly suitable for frequency-division- duplexing (FDD) systems. To illustrate the performance of the proposed architecture, we demonstrate an efficient implementation supporting 2 to 8 spatial streams in a 90-nm CMOS technology. The latency constraint of 16 mu s specified in the 802.11ac standard is adopted for this hardware realization. The chip integrates 437.7 K gates in 1.830 x 1.829 mm(2) and dissipates 125.5 mW at 66.67 MHz from a 1 V supply. Compared with the existing GMD implementations, this work supports GMD for matrices of larger dimensions with comparable silicon area, despite the added spatial information feedback capability. Index Terms-CORDIC, geometric mean decomposition | en_US |
dc.language.iso | en_US | en_US |
dc.subject | CORDIC | en_US |
dc.subject | geometric mean decomposition (GMD) | en_US |
dc.subject | multiple-input-multiple-output (MIMO) | en_US |
dc.subject | precoding | en_US |
dc.subject | reconfigurable architecture | en_US |
dc.title | A Flexible Geometric Mean Decomposition Processor for MIMO Communication Systems | en_US |
dc.identifier.doi | 10.1109/TCSI.2016.2604380 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 64 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 446 | en_US |
dc.citation.epage | 456 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000395487900017 | en_US |
顯示於類別: | 期刊論文 |