完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, Yu-Chengen_US
dc.contributor.authorChen, Chiao-Enen_US
dc.contributor.authorYang, Chia-Hsiangen_US
dc.date.accessioned2017-04-21T06:56:36Z-
dc.date.available2017-04-21T06:56:36Z-
dc.date.issued2017-02en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2016.2604380en_US
dc.identifier.urihttp://hdl.handle.net/11536/133178-
dc.description.abstractThis paper presents a geometric-mean-decomposition (GMD) processor for multiple-input multiple-output (MIMO) communication systems. The proposed GMD pro cessor has a flexible architecture that supports channel matrices of arbitrary dimensions. A complex-valued bi-diagonalization is proposed at the preprocessing stage, which substantially reduces the overall hardware complexity. The proposed GMD processor naturally supports an economic channel state information (CSI) feedback mechanism, rendering it highly suitable for frequency-division- duplexing (FDD) systems. To illustrate the performance of the proposed architecture, we demonstrate an efficient implementation supporting 2 to 8 spatial streams in a 90-nm CMOS technology. The latency constraint of 16 mu s specified in the 802.11ac standard is adopted for this hardware realization. The chip integrates 437.7 K gates in 1.830 x 1.829 mm(2) and dissipates 125.5 mW at 66.67 MHz from a 1 V supply. Compared with the existing GMD implementations, this work supports GMD for matrices of larger dimensions with comparable silicon area, despite the added spatial information feedback capability. Index Terms-CORDIC, geometric mean decompositionen_US
dc.language.isoen_USen_US
dc.subjectCORDICen_US
dc.subjectgeometric mean decomposition (GMD)en_US
dc.subjectmultiple-input-multiple-output (MIMO)en_US
dc.subjectprecodingen_US
dc.subjectreconfigurable architectureen_US
dc.titleA Flexible Geometric Mean Decomposition Processor for MIMO Communication Systemsen_US
dc.identifier.doi10.1109/TCSI.2016.2604380en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume64en_US
dc.citation.issue2en_US
dc.citation.spage446en_US
dc.citation.epage456en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000395487900017en_US
顯示於類別:期刊論文