完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorChiu, Po-Yenen_US
dc.contributor.authorShieh, Wuu-Trongen_US
dc.contributor.authorWang, Chun-Chien_US
dc.date.accessioned2017-04-21T06:56:36Z-
dc.date.available2017-04-21T06:56:36Z-
dc.date.issued2017-02en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2016.2642042en_US
dc.identifier.urihttp://hdl.handle.net/11536/133179-
dc.description.abstractDue to the snapback holding voltage of high-voltage (HV) nMOS smaller than the maximum operating voltage, the traditional power-rail electrostatic discharge (ESD) clamp circuit implemented with such HV nMOS suffered latchup-like failure in a touch panel control IC after the system-level ESD test. A modified design on the power-rail ESD clamp circuit is proposed and verified in an HV CMOS process with 12 V double-diffused drain MOS device. With the holding voltage greater than the maximum operating voltage of 12 V, the touch panel equipped with the modified control IC can successfully pass the system-level ESD test of +/- 15 kV in the air-discharge test mode to meet the level 4 of IEC 61000-4-2 industry specification.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectlatchupen_US
dc.subjectsystem-level ESD testen_US
dc.subjecttransmission line pulsing (TLP)en_US
dc.titleESD Protection Design for Touch Panel Control IC Against Latchup-Like Failure Induced by System-Level ESD Testen_US
dc.identifier.doi10.1109/TED.2016.2642042en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume64en_US
dc.citation.issue2en_US
dc.citation.spage642en_US
dc.citation.epage645en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000394691600045en_US
顯示於類別:期刊論文