Full metadata record
DC FieldValueLanguage
dc.contributor.authorLi, Yimingen_US
dc.date.accessioned2017-04-21T06:55:31Z-
dc.date.available2017-04-21T06:55:31Z-
dc.date.issued2016-01en_US
dc.identifier.issn1533-4880en_US
dc.identifier.urihttp://dx.doi.org/10.1166/jnn.2016.10762en_US
dc.identifier.urihttp://hdl.handle.net/11536/133252-
dc.description.abstractTheoretically ideally round shape of the surrounding gate may not always guarantee because of limitations of the fabrication process in surrounding-gate nanowire field effect transistors (FETs). These limitations may lead to the formation of an ellipse-shaped surrounding gate with major and minor axes of different lengths. In this paper, we for the first time study the electrical characteristics of ellipse-shaped-surrounding-gate silicon nanowire FETs with different ratio of the major and minor axes. By simultaneously simulating engineering acceptable magnitudes of the threshold voltage roll off, the drain induced barrier lowering, the subthreshold swing, and the on-/off-state current ratio, an optimal geometry aspect ratio between the channel length and the major and minor axes of the ellipse-shaped-surrounding-gate nanowire FET is concluded.en_US
dc.language.isoen_USen_US
dc.subjectEllipse-Shapeden_US
dc.subjectSurrounding Gateen_US
dc.subjectNanowire FETen_US
dc.subjectGeometry Aspect Ratioen_US
dc.subjectMajor and Minor Axesen_US
dc.subjectFabrication Processen_US
dc.subjectManufacturabilityen_US
dc.subjectElectrical Characteristicsen_US
dc.titleOptimal Geometry Aspect Ratio of Ellipse-Shaped Surrounding-Gate Nanowire Field Effect Transistorsen_US
dc.identifier.doi10.1166/jnn.2016.10762en_US
dc.identifier.journalJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGYen_US
dc.citation.volume16en_US
dc.citation.issue1en_US
dc.citation.spage920en_US
dc.citation.epage923en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000369680400117en_US
Appears in Collections:Articles