完整後設資料紀錄
DC 欄位語言
dc.contributor.authorDai, Chia-Tsenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2017-04-21T06:55:35Z-
dc.date.available2017-04-21T06:55:35Z-
dc.date.issued2016-05en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2016.2544382en_US
dc.identifier.urihttp://hdl.handle.net/11536/133639-
dc.description.abstractFor high-voltage (HV) applications, the electrostatic discharge (ESD) protection design using a traditional HV device, such as laterally diffused MOSFETs, usually consumes large silicon area to meet sufficient ESD specification. In this paper, an area-efficient ESD protection design with stacked highholding- voltage silicon-controlled rectifier (HHVSCR) is proposed and verified in a 0.25-mu m 5/60 V Bipolar-CMOS-DMOS process. The proposed HHVSCR is fabricated in low-voltage wells and has the characteristics of HHV and high failure current with the same silicon area as the traditional SCR. From the experimental results, the proposed HHVSCR stacking structure can fit the desired ESD protection design window for the 60 V pins of a battery-monitoring IC and successfully protect these 60 V pins against 7-kV human-body-mode ESD stress.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectholding voltageen_US
dc.subjectlatchup-free immunityen_US
dc.subjectsilicon-controlled rectifier (SCR)en_US
dc.titleESD Protection Design With Stacked High-Holding-Voltage SCR for High-Voltage Pins in a Battery-Monitoring ICen_US
dc.identifier.doi10.1109/TED.2016.2544382en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume63en_US
dc.citation.issue5en_US
dc.citation.spage1996en_US
dc.citation.epage2002en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000375004500030en_US
顯示於類別:期刊論文