完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, Shang-Lin | en_US |
dc.contributor.author | Lu, Chien-Yu | en_US |
dc.contributor.author | Tu, Ming-Hsien | en_US |
dc.contributor.author | Huang, Huan-Shun | en_US |
dc.contributor.author | Lee, Kuen-Di | en_US |
dc.contributor.author | Kao, Yung-Shin | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2017-04-21T06:55:34Z | - |
dc.date.available | 2017-04-21T06:55:34Z | - |
dc.date.issued | 2016-05 | en_US |
dc.identifier.issn | 0026-2692 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.mejo.2016.02.011 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/133644 | - |
dc.description.abstract | This paper presents a disturb-free 10T subthreshold SRAM cell with fully-symmetrical structure and tristate pre-charge free bit-line (BL). The disturb-free feature facilitates bit-interleaving architecture that can reduce multiple-bit errors in a single word and enhance soft error immunity by employing error checking and correction (ECC) techniques. The fully-symmetrical cell structure provides balanced margin and performance in advanced strained-silicon and/or FinFET technologies where PMOS strength approaches that of NMOS. The tri-state BL is left floating in standby state to minimize switching activity for energy efficiency. The scheme eliminates the need of BL keeper, provides balanced two-transistor stack read for better read performance, and eases the design and migration. The proposed 10T SRAM cell is demonstrated by 128 kb SRAM macro implemented in 40 nm low-power (40LP) CMOS technology. Measured read and write functionality is demonstrated with V-DD down to 0.35 V (similar to 100 mV lower than the threshold voltage). Data is held down to 0.325 V with 2.53 mu W standby power. The measured maximum operation frequency is 375 kHz with total power consumption 5.43 mu W at 0.35 V. (C) 2016 Elsevier Ltd. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Low power | en_US |
dc.subject | Subthreshold SRAM | en_US |
dc.subject | Write-assist | en_US |
dc.subject | 10T cell | en_US |
dc.title | A 0.35 V, 375 kHz, 5.43 mu W, 40 nm, 128 kb, symmetrical 10T subthreshold SRAM with tri-state bit-line | en_US |
dc.identifier.doi | 10.1016/j.mejo.2016.02.011 | en_US |
dc.identifier.journal | MICROELECTRONICS JOURNAL | en_US |
dc.citation.volume | 51 | en_US |
dc.citation.spage | 89 | en_US |
dc.citation.epage | 98 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000375044300009 | en_US |
顯示於類別: | 期刊論文 |