完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Shang-Linen_US
dc.contributor.authorLu, Chien-Yuen_US
dc.contributor.authorTu, Ming-Hsienen_US
dc.contributor.authorHuang, Huan-Shunen_US
dc.contributor.authorLee, Kuen-Dien_US
dc.contributor.authorKao, Yung-Shinen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2017-04-21T06:55:34Z-
dc.date.available2017-04-21T06:55:34Z-
dc.date.issued2016-05en_US
dc.identifier.issn0026-2692en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.mejo.2016.02.011en_US
dc.identifier.urihttp://hdl.handle.net/11536/133644-
dc.description.abstractThis paper presents a disturb-free 10T subthreshold SRAM cell with fully-symmetrical structure and tristate pre-charge free bit-line (BL). The disturb-free feature facilitates bit-interleaving architecture that can reduce multiple-bit errors in a single word and enhance soft error immunity by employing error checking and correction (ECC) techniques. The fully-symmetrical cell structure provides balanced margin and performance in advanced strained-silicon and/or FinFET technologies where PMOS strength approaches that of NMOS. The tri-state BL is left floating in standby state to minimize switching activity for energy efficiency. The scheme eliminates the need of BL keeper, provides balanced two-transistor stack read for better read performance, and eases the design and migration. The proposed 10T SRAM cell is demonstrated by 128 kb SRAM macro implemented in 40 nm low-power (40LP) CMOS technology. Measured read and write functionality is demonstrated with V-DD down to 0.35 V (similar to 100 mV lower than the threshold voltage). Data is held down to 0.325 V with 2.53 mu W standby power. The measured maximum operation frequency is 375 kHz with total power consumption 5.43 mu W at 0.35 V. (C) 2016 Elsevier Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.subjectLow poweren_US
dc.subjectSubthreshold SRAMen_US
dc.subjectWrite-assisten_US
dc.subject10T cellen_US
dc.titleA 0.35 V, 375 kHz, 5.43 mu W, 40 nm, 128 kb, symmetrical 10T subthreshold SRAM with tri-state bit-lineen_US
dc.identifier.doi10.1016/j.mejo.2016.02.011en_US
dc.identifier.journalMICROELECTRONICS JOURNALen_US
dc.citation.volume51en_US
dc.citation.spage89en_US
dc.citation.epage98en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000375044300009en_US
顯示於類別:期刊論文