標題: | A QFHD 30-frames/s HEVC Decoder Design |
作者: | Chiang, Pai-Tse Ting, Yi-Ching Chen, Hsuan-Ku Jou, Shiau-Yu Chen, I-Wen Fang, Hang-Chiu Chang, Tian-Sheuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Decoder;High Efficiency Video Coding (HEVC);very-large-scale integration (VLSI) implementation |
公開日期: | Apr-2016 |
摘要: | The High Efficiency Video Coding (HEVC) standard provides superior compression with large and variable-size coding units and advanced prediction modes, which leads to high buffer costs, memory bandwidth, and irregular computation for ultra high-definition video decoding hardware. Thus, this paper presents an HEVC decoder with a four-stage mixed block size pipeline to reduce the pipeline stage buffer size by approximately 91% compared with the 64x64 block-based pipeline. The high memory bandwidth due to motion compensation problem was solved by 16 x 16 block-based data access, precision-based data access, and a smart buffer to reduce the data bandwidth by 88%. In addition, for irregular computation, a reconfigurable architecture was adopted to unify the variable-size transform. A common intra-prediction module was also designed with a 4x4 block-based bottom-up computation for variable-size intra prediction and modes in a regular manner. Furthermore, the corner position computation for the motion vector predictor was applied to handle variable-size motion compensation. Finally, the implementation with the TSMC 90-nm CMOS process used 467k logic gates and 15.778 kB of on-chip memory and supported 4096x2160 |
URI: | http://dx.doi.org/10.1109/TCSVT.2015.2409019 http://hdl.handle.net/11536/133672 |
ISSN: | 1051-8215 |
DOI: | 10.1109/TCSVT.2015.2409019 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY |
Volume: | 26 |
Issue: | 4 |
起始頁: | 724 |
結束頁: | 735 |
Appears in Collections: | Articles |