完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChung, Yueh-Tingen_US
dc.contributor.authorSu, Po-Chengen_US
dc.contributor.authorLin, Wen-Jieen_US
dc.contributor.authorChen, Min-Chengen_US
dc.contributor.authorWang, Tahuien_US
dc.date.accessioned2017-04-21T06:56:32Z-
dc.date.available2017-04-21T06:56:32Z-
dc.date.issued2016-06en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2016.2555333en_US
dc.identifier.urihttp://hdl.handle.net/11536/133945-
dc.description.abstractCharacterization and modeling of SET/RESET cycling-induced SET-disturb failure time degradation in a tungsten oxide resistive random access memory are performed. We find that write-disturb failure time in a high-resistance state (HRS) cell abruptly degrades by the orders of magnitude after certain SET/RESET cycles. To investigate this new degradation mode, we perform the constant voltage stress in high-resistance state (HRS) to characterize the trap generation in a switching dielectric by measuring a stress-induced leakage current and a low-frequency noise. The constant voltage stress is to emulate high-field stress and, thus, trap creation in SET/RESET cycling. We find that a low-field current in HRS by trap-assisted tunneling in a rupture region gradually increases in both the constant voltage stress and the SET/RESET cycling stress. The high-field stress-generated traps, unlike SET-induced oxygen vacancies, cannot be annihilated by RESET operation and are held responsible for a RESET endurance failure. A 3-D Monte Carlo model based on a percolation concept of oxide breakdown is developed to simulate a SET-disturb failure time. Our model includes both the stress-generated traps and the SET-disturb-induced oxygen vacancies. The model can well explain the observed abrupt and the drastic SET-disturb lifetime degradation, which is attributed to the formation of a conductive percolation path of stress-generated traps.en_US
dc.language.isoen_USen_US
dc.subjectModel RESET failureen_US
dc.subjectresistive random access memory (RRAM)en_US
dc.subjectSET-disturb failure timeen_US
dc.subjecttrap generationen_US
dc.titleSET/RESET Cycling-Induced Trap Creation and SET-Disturb Failure Time Degradation in a Resistive-Switching Memoryen_US
dc.identifier.doi10.1109/TED.2016.2555333en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume63en_US
dc.citation.issue6en_US
dc.citation.spage2367en_US
dc.citation.epage2373en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000378592800021en_US
顯示於類別:期刊論文