完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chung, Yueh-Ting | en_US |
dc.contributor.author | Su, Po-Cheng | en_US |
dc.contributor.author | Lin, Wen-Jie | en_US |
dc.contributor.author | Chen, Min-Cheng | en_US |
dc.contributor.author | Wang, Tahui | en_US |
dc.date.accessioned | 2017-04-21T06:56:32Z | - |
dc.date.available | 2017-04-21T06:56:32Z | - |
dc.date.issued | 2016-06 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2016.2555333 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/133945 | - |
dc.description.abstract | Characterization and modeling of SET/RESET cycling-induced SET-disturb failure time degradation in a tungsten oxide resistive random access memory are performed. We find that write-disturb failure time in a high-resistance state (HRS) cell abruptly degrades by the orders of magnitude after certain SET/RESET cycles. To investigate this new degradation mode, we perform the constant voltage stress in high-resistance state (HRS) to characterize the trap generation in a switching dielectric by measuring a stress-induced leakage current and a low-frequency noise. The constant voltage stress is to emulate high-field stress and, thus, trap creation in SET/RESET cycling. We find that a low-field current in HRS by trap-assisted tunneling in a rupture region gradually increases in both the constant voltage stress and the SET/RESET cycling stress. The high-field stress-generated traps, unlike SET-induced oxygen vacancies, cannot be annihilated by RESET operation and are held responsible for a RESET endurance failure. A 3-D Monte Carlo model based on a percolation concept of oxide breakdown is developed to simulate a SET-disturb failure time. Our model includes both the stress-generated traps and the SET-disturb-induced oxygen vacancies. The model can well explain the observed abrupt and the drastic SET-disturb lifetime degradation, which is attributed to the formation of a conductive percolation path of stress-generated traps. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Model RESET failure | en_US |
dc.subject | resistive random access memory (RRAM) | en_US |
dc.subject | SET-disturb failure time | en_US |
dc.subject | trap generation | en_US |
dc.title | SET/RESET Cycling-Induced Trap Creation and SET-Disturb Failure Time Degradation in a Resistive-Switching Memory | en_US |
dc.identifier.doi | 10.1109/TED.2016.2555333 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 63 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 2367 | en_US |
dc.citation.epage | 2373 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000378592800021 | en_US |
顯示於類別: | 期刊論文 |