完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Yi-Hangen_US
dc.contributor.authorChen, Jian-Yuen_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.date.accessioned2017-04-21T06:55:43Z-
dc.date.available2017-04-21T06:55:43Z-
dc.date.issued2016-07en_US
dc.identifier.issn1550-4832en_US
dc.identifier.urihttp://dx.doi.org/10.1145/2906360en_US
dc.identifier.urihttp://hdl.handle.net/11536/134141-
dc.description.abstractPower dissipation has become a pressing issue of concern in the designs of most electronic system as fabrication processes enter even deeper submicron regions. More specifically, leakage power plays a dominant role in system power dissipation. An emerging circuit design style, the reconfigurable single-electron transistor (SET) array, has been proposed for continuing Moore\'s Law due to its ultra-low leakage power consumption. Recently, several works have been proposed to address the issues related to automated synthesis for the reconfigurable SET array. Nevertheless, all of those existing approaches consider mandatory fabrication constraints of SET array merely in late synthesis stages. In this article, we propose a synthesis algorithm, featuring input-variable ordering and dynamic product term ordering, for area minimization. The fabrication constraints are taken into account at every synthesis stage of proposed flow to guarantee better synthesis outcomes. We also develop a simulated annealing-based postprocess to find a proper phase assignment of each input variable for further area reduction. Experimental results show that our new methodology can achieve up to 29% area reduction as compared to existing state-of-the-art techniques.en_US
dc.language.isoen_USen_US
dc.subjectSingle-electron transistoren_US
dc.subjectreconfigurable structureen_US
dc.subjectautomatic synthesisen_US
dc.subjectarea minimizationen_US
dc.titleArea Minimization Synthesis for Reconfigurable Single-Electron Transistor Arrays with Fabrication Constraintsen_US
dc.identifier.doi10.1145/2906360en_US
dc.identifier.journalACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMSen_US
dc.citation.volume12en_US
dc.citation.issue4en_US
dc.contributor.department電機學院zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000381421500007en_US
顯示於類別:期刊論文