完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Yi-Hang | en_US |
dc.contributor.author | Chen, Jian-Yu | en_US |
dc.contributor.author | Huang, Juinn-Dar | en_US |
dc.date.accessioned | 2017-04-21T06:55:43Z | - |
dc.date.available | 2017-04-21T06:55:43Z | - |
dc.date.issued | 2016-07 | en_US |
dc.identifier.issn | 1550-4832 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1145/2906360 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134141 | - |
dc.description.abstract | Power dissipation has become a pressing issue of concern in the designs of most electronic system as fabrication processes enter even deeper submicron regions. More specifically, leakage power plays a dominant role in system power dissipation. An emerging circuit design style, the reconfigurable single-electron transistor (SET) array, has been proposed for continuing Moore\'s Law due to its ultra-low leakage power consumption. Recently, several works have been proposed to address the issues related to automated synthesis for the reconfigurable SET array. Nevertheless, all of those existing approaches consider mandatory fabrication constraints of SET array merely in late synthesis stages. In this article, we propose a synthesis algorithm, featuring input-variable ordering and dynamic product term ordering, for area minimization. The fabrication constraints are taken into account at every synthesis stage of proposed flow to guarantee better synthesis outcomes. We also develop a simulated annealing-based postprocess to find a proper phase assignment of each input variable for further area reduction. Experimental results show that our new methodology can achieve up to 29% area reduction as compared to existing state-of-the-art techniques. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Single-electron transistor | en_US |
dc.subject | reconfigurable structure | en_US |
dc.subject | automatic synthesis | en_US |
dc.subject | area minimization | en_US |
dc.title | Area Minimization Synthesis for Reconfigurable Single-Electron Transistor Arrays with Fabrication Constraints | en_US |
dc.identifier.doi | 10.1145/2906360 | en_US |
dc.identifier.journal | ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS | en_US |
dc.citation.volume | 12 | en_US |
dc.citation.issue | 4 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000381421500007 | en_US |
顯示於類別: | 期刊論文 |