標題: | Fully CMOS Compatible 3D Vertical RRAM with Self-aligned Self-selective Cell Enabling Sub-5nm Scaling |
作者: | Xu, Xiaoxin Luo, Qing Gong, Tiancheng Lv, Hangbing Long, Shibing Liu, Qi Chung, Steve S. Li, Jing Liu, Ming 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2016 |
摘要: | In low cost vertical resistive switching memory (VRRAM), the inter-layer leakage becomes a serious problem, primarily resulting from the ultimate scaling in the vertical dimension. In this work, for the first time, we present a novel approach of fabricating 3D VRRAM using self-aligned self-selective RRAM to effectively address such challenge. By successfully suppressing the inter-layer leakage, the scaling limit of VRRAM could be extended beyond 5 nm. Other benefits, such as high nonlinearity (> 10(3)), low power consumption (sub-mu A), robust endurance and excellent disturbance immunity, were also demonstrated. |
URI: | http://hdl.handle.net/11536/134339 |
ISBN: | 978-1-5090-0638-0 |
期刊: | 2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY |
顯示於類別: | 會議論文 |