完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHu, Vita Pi-Hoen_US
dc.contributor.authorSu, Pinen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2017-04-21T06:50:05Z-
dc.date.available2017-04-21T06:50:05Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4799-5341-7en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134372-
dc.description.abstractThis paper investigates the impacts of negative and positive bias temperature instabilities (NBTI and PBTI) on the stability and performance of ultra-thin-body (UTB) GeOI 6T SRAM cells integrated in monolithic 3D scheme with interlayer coupling. Various bitcell layouts with different gate alignments of transistors from distinct layers are investigated. The worst case stress scenarios for read and write operations are analyzed. The optimized monolithic 3D UTB GeOI SRAM with the pull-down NFET tier stacked over the pull-up PFET tier and under forward PFET back-gate bias shows improvements in read stability and cell read-access time compared with the 2D UTB GeOI SRAM. Monolithic 3D UTB GeOI SRAM with high threshold voltage (Vth) design can enhance the improvements in stability and performance over 2D SRAM. Moreover, the optimized monolithic 3D UTB GeOI SRAM can mitigate the temporal degradations in stability and performance due to BTI stress because the BTI induced Vth degradations can be suppressed by interlayer coupling in monolithic 3D scheme.en_US
dc.language.isoen_USen_US
dc.subjectUltra-thin-body (UTB)en_US
dc.subjectGeOIen_US
dc.subjectinterlayer couplingen_US
dc.subjectmonolithic 3D integrationen_US
dc.subjectNBTIen_US
dc.subjectPBTIen_US
dc.subjectSRAM cellen_US
dc.titleInvestigation of BTI Reliability for Monolithic 3D 6T SRAM with Ultra-thin-body GeOI MOSFETsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage2106en_US
dc.citation.epage2109en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000390094702059en_US
dc.citation.woscount0en_US
顯示於類別:會議論文