完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lu, Chao-Hung | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.contributor.author | Liu, Chien-Nan Jimmy | en_US |
dc.contributor.author | Shih, Wen-Yu | en_US |
dc.date.accessioned | 2017-04-21T06:49:40Z | - |
dc.date.available | 2017-04-21T06:49:40Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-1-4244-3781-8 | en_US |
dc.identifier.issn | 1530-1591 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134412 | - |
dc.description.abstract | Due to increasing complexity of design interactions between the chip, package and PCB, it is essential to consider them at the same time. Specifically the finger/pad locations affect the performance of the chip and the package significantly. In this paper, we have. developed techniques in chip-package codesign to decide the locations of fingers/pads for package routability and signal integrity concerns in chip core design. Our finger/pad assignment is a two-step method: first we optimize the wire congestion problem in package routing, and then we try to minimize the IR-drop violation with finger/pad solution refinement The experimental results are encouraging. Compared with the randomly optimized methods, our approaches reduce in average 42% and 68% of the maximum density in package and 10.61% of IR-drop for test circuits. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Package Routability- and IR-Drop-Aware Finger/Pad Assignment in Chip-Package Co-Design | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3 | en_US |
dc.citation.spage | 845 | en_US |
dc.citation.epage | + | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000273246700150 | en_US |
dc.citation.woscount | 4 | en_US |
顯示於類別: | 會議論文 |