完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Chia-Weien_US
dc.contributor.authorLo, Tien-Yuen_US
dc.contributor.authorChen, Chia-Minen_US
dc.contributor.authorWu, Kuo-Hsien_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2017-04-21T06:49:43Z-
dc.date.available2017-04-21T06:49:43Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-0920-4en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://dx.doi.org/10.1109/ISCAS.2007.377877en_US
dc.identifier.urihttp://hdl.handle.net/11536/134443-
dc.description.abstractA low power CMOS Voltage Reference Circuit was designed and implemented by TSMC 0.18-mu m CMOS process. The voltage reference circuit uses the V-GS difference between two MOSFETs operating in the weak-inversion region to generate the voltage with positive temperature coefficient The reference voltage can be obtained by combining the weighted V-GS difference with weak-inversion V-GS voltage, which has a negative temperature coefficient. This circuit provides a nominal reference voltage of 621 mV, a temperature coefficient of 11.5 ppm/degrees C in [-20 degrees C-120 degrees C] from a 1.5 V supply voltage. The line regulation of the reference voltage is 6 mV/V when the supply voltage is increased from 1.5 V to 3 V. The chip area is 0.132 mm(2) and dissipates 17.25 mu W at room temperature. By connecting a 0.22 mu F loading capacitor, the measured noise density at 100 Hz and 100 kHz is 0.14 mu V/root Hz and 22.2 mu V/root Hz, respectively.en_US
dc.language.isoen_USen_US
dc.titleA low-power CMOS voltage reference circuit based on subthreshold operationen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ISCAS.2007.377877en_US
dc.identifier.journal2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11en_US
dc.citation.spage3844en_US
dc.citation.epage+en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000251608405048en_US
dc.citation.woscount3en_US
顯示於類別:會議論文