Full metadata record
DC FieldValueLanguage
dc.contributor.authorYang, Fu-Liangen_US
dc.contributor.authorHwang, Jiunn-Renen_US
dc.contributor.authorLi, Yimingen_US
dc.date.accessioned2017-04-21T06:49:39Z-
dc.date.available2017-04-21T06:49:39Z-
dc.date.issued2006en_US
dc.identifier.isbn1-4244-0075-9en_US
dc.identifier.urihttp://dx.doi.org/10.1109/CICC.2006.320881en_US
dc.identifier.urihttp://hdl.handle.net/11536/134499-
dc.description.abstractRandom fluctuations of electrical characteristics in sub-45nm CMOS devices introduced by process-parameter variations through severe short channel effects have made the scaling of conventional planar transistors much more difficult than ever before, especially while further reduction of gate dielectric thickness is ambiguous. In this paper, we systematically investigate the fluctuations of threshold voltages at varied gate length, considering the effects of channel doping, gate dielectric thickness, and new transistor structures such as thin-buried-oxide SOI and FinFETs. Quantitative analysis is undertaken in terms of three major variation sources: random doping distribution, gate length deviation, and line edge roughness. The analysis also features a low V-t-fluctuation transistor for 16nm node achieved with undoped body, mid-gap metal gate, and nanowire channel.en_US
dc.language.isoen_USen_US
dc.titleElectrical characteristic fluctuations in sub-45nm CMOS devicesen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/CICC.2006.320881en_US
dc.identifier.journalPROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCEen_US
dc.citation.spage691en_US
dc.citation.epage694en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000243380700153en_US
dc.citation.woscount23en_US
Appears in Collections:Conferences Paper