完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Chen-Chen | en_US |
dc.contributor.author | Chen, Yung-Chen | en_US |
dc.contributor.author | Lin, Horng-Chih | en_US |
dc.contributor.author | Chang, Ruey-Dar | en_US |
dc.contributor.author | Li, Pei-Wen | en_US |
dc.contributor.author | Huang, Tiao-Yuan | en_US |
dc.date.accessioned | 2017-04-21T06:48:46Z | - |
dc.date.available | 2017-04-21T06:48:46Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-5090-0726-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134676 | - |
dc.description.abstract | Short-channel gate-all-around (GAA) poly-Si junctionless (JL) nanowire (NW) transistors were fabricated using the control available through cost-effective I-Line lithographic patterning and spacer techniques. This scheme enables the production of GAA JL poly-Si NW transistors with channel length of as short as 120 nm and effective width of 49 nm, featuring significant improvement in subthreshold swing (SS) and transconductance (Gm). The shrunken channel allows us to monitor clear random telegraph noise (RTN) signals under a sufficiently large gate overdrive condition. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Fabrication and RTN Characteristics of Gate-All-Around Poly-Si Junctionless Nanowire Transistors | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW) | en_US |
dc.citation.spage | 64 | en_US |
dc.citation.epage | 65 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000391250500028 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |