完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Chen-Chenen_US
dc.contributor.authorChen, Yung-Chenen_US
dc.contributor.authorLin, Horng-Chihen_US
dc.contributor.authorChang, Ruey-Daren_US
dc.contributor.authorLi, Pei-Wenen_US
dc.contributor.authorHuang, Tiao-Yuanen_US
dc.date.accessioned2017-04-21T06:48:46Z-
dc.date.available2017-04-21T06:48:46Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-5090-0726-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/134676-
dc.description.abstractShort-channel gate-all-around (GAA) poly-Si junctionless (JL) nanowire (NW) transistors were fabricated using the control available through cost-effective I-Line lithographic patterning and spacer techniques. This scheme enables the production of GAA JL poly-Si NW transistors with channel length of as short as 120 nm and effective width of 49 nm, featuring significant improvement in subthreshold swing (SS) and transconductance (Gm). The shrunken channel allows us to monitor clear random telegraph noise (RTN) signals under a sufficiently large gate overdrive condition.en_US
dc.language.isoen_USen_US
dc.titleFabrication and RTN Characteristics of Gate-All-Around Poly-Si Junctionless Nanowire Transistorsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW)en_US
dc.citation.spage64en_US
dc.citation.epage65en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000391250500028en_US
dc.citation.woscount0en_US
顯示於類別:會議論文