完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chia-Lungen_US
dc.contributor.authorChen, Chih-Lungen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2017-04-21T06:48:20Z-
dc.date.available2017-04-21T06:48:20Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4673-2771-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/134769-
dc.description.abstractA memory-based (m(s) = 50, d(v) = 2, d(c) = 4) nonbinary LDPC convolutional code (NB-LDPC-CC) decoder over GF(256) with layered scheduling is presented. The proposed architecture-aware construction features fewer memory banks, low degree, low period, and better performance. To the best of our knowledge, this is the first architecture discussion and implementation for NB-LDPC-CC decoders. We optimized the architecture of message first-in-first-out (M-FIFO), check node unit, and variable node unit in terms of area and throughput. Jointly designing code and architecture, overall normalized area efficiency can be enhanced by more then six times with respect to decoders of nonbinary LDPC block codes (NB-LDPC BCs). After fabricated in 90nm CMOS, our prototype NB-LDPC-CC decoder chip can achieve maximum throughput of 22.8Mbps with frequency of 285MHz. The measured average power is 211mW at a typical operating voltage of 1.0V.en_US
dc.language.isoen_USen_US
dc.titleA (50,2,4) Nonbinary LDPC Convolutional Code Decoder Chip over GF(256) in 90nm CMOSen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 IEEE Asian Solid State Circuits Conference (A-SSCC)en_US
dc.citation.spage201en_US
dc.citation.epage204en_US
dc.contributor.department電機學院zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000392841900051en_US
dc.citation.woscount0en_US
顯示於類別:會議論文