Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Su, Jun-Ren | en_US |
dc.contributor.author | Liao, Te-Wen | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2017-04-21T06:48:20Z | - |
dc.date.available | 2017-04-21T06:48:20Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4673-2771-8 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134772 | - |
dc.description.abstract | This paper proposes an all-digital fast-locking pulsewidth-control circuit with programmable duty-cycle. In comparison with prior art, our use of two delay lines and a time-to-digital detector allows the pulsewidth-control circuit to operate over a wide frequency range with fewer delay cells, while maintaining the same level of accuracy. This study presents a new duty-cycle setting circuit that calculates the desired output duty cycle without the need for a look-up table. Results show that the proposed circuit performs well for an input operating frequency ranging from 200 to 600MHz, and an input duty cycle ranging from 30 to 70%. It achieves a programmable output duty cycle ranging from 31.25 to 68.75% in increments of 6.25%. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Fast-locking | en_US |
dc.subject | programmable duty cycle | en_US |
dc.subject | pulse-width control circuit | en_US |
dc.title | Delay-Line Based Fast-Locking All-Digital Pulsewidth-Control Circuit with Programmable Duty Cycle | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2012 IEEE Asian Solid State Circuits Conference (A-SSCC) | en_US |
dc.citation.spage | 305 | en_US |
dc.citation.epage | 308 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000392841900077 | en_US |
dc.citation.woscount | 0 | en_US |
Appears in Collections: | Conferences Paper |