標題: | Layout Optimization on ESD Diodes for Giga-Hz RF and High-Speed I/O Circuits |
作者: | Yeh, Chih-Ting Liang, Yung-Chih Ker, Ming-Dou 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2010 |
摘要: | The diode operated in forward-biased condition has been widely used as an effective on-chip ESD protection device at GHz RF and high-speed I/O pads due to the small parasitic loading effect and high ESD robustness in CMOS integrated circuits (ICs). This work presents new ESD protection diodes realized in the octagon, waffle-hollow, and octagon-hollow layout styles to improve the efficiency of ESD current distribution and to reduce the parasitic capacitance. The new ESD protection diodes can achieve smaller parasitic capacitance under the same ESD robustness level as compared to the waffle diode. Therefore, the signal degradation of GHz RF and high-speed transmission can be reduced due to smaller parasitic capacitance from the new proposed diodes. |
URI: | http://hdl.handle.net/11536/134862 |
ISBN: | 978-1-4244-5271-2 |
期刊: | 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT) |
起始頁: | 241 |
結束頁: | 244 |
Appears in Collections: | Conferences Paper |