完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChiang, Sen_US
dc.contributor.authorLu, MFen_US
dc.contributor.authorHuang-Lu, Sen_US
dc.contributor.authorChien, SCen_US
dc.contributor.authorWang, THen_US
dc.date.accessioned2014-12-08T15:18:45Z-
dc.date.available2014-12-08T15:18:45Z-
dc.date.issued2005-07-15en_US
dc.identifier.issn0021-8979en_US
dc.identifier.urihttp://dx.doi.org/10.1063/1.1980529en_US
dc.identifier.urihttp://hdl.handle.net/11536/13488-
dc.description.abstractAn explanation of the breakdown behavior of ultrathin-gate-oxide (1.6 nm) p-metal-oxide-semiconductor field-effect transistors under a reverse substrate bias is presented. A significant degradation in lifetime induced by a positive substrate bias and a decrease in the power-law exponent (n) were observed. The quantitative hydrogen-based model [J. Sune and E. Wu, Digest of Technical Papers, 2001 Symposium on VLSI Technology, Kyoto, Japan, 12-14 June 2001 (unpublished), p. 97] is used to explain this observation while taking the channel quantization effect into consideration. Using this model, the stress voltage dependence of time-dependent dielectric breakdown in our experiment fits well with simulation results. This indicates that the degradation is due to the channel hole quantization-enhanced dissipation energy of injected electrons at the anode interface. (c) 2005 American Institute of Physics.en_US
dc.language.isoen_USen_US
dc.titleSubstrate-bias-dependent dielectric breakdown in ultrathin-oxide p-metal-oxide-semiconductor field-effect transistorsen_US
dc.typeArticleen_US
dc.identifier.doi10.1063/1.1980529en_US
dc.identifier.journalJOURNAL OF APPLIED PHYSICSen_US
dc.citation.volume98en_US
dc.citation.issue2en_US
dc.citation.epageen_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000230931500072-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000230931500072.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。