完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Yu-Chi | en_US |
dc.contributor.author | Chen, Hsin-Chao | en_US |
dc.contributor.author | Tai, Tin-Jong | en_US |
dc.contributor.author | Chen, Ke-Horng | en_US |
dc.date.accessioned | 2017-04-21T06:49:38Z | - |
dc.date.available | 2017-04-21T06:49:38Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2604-1 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/ASSCC.2008.4708749 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135041 | - |
dc.description.abstract | This paper proposes a dual-section average (DSA) analog-to-digital converter (ADC) to achieve a closed-loop digital pulse width modulation (DPWM) DC-DC converter with performance compatible to that by the analog PWM converter. For a 2.4V input voltage, a regulated output voltage of 1.2V can provide output current of 600mA without any off-chip compensators. Besides, the output ripple can be reduced to about 8mV(p-p) by theoretical result. The test chip was fabricated in 0.35 mu m CMOS technology. Owing to the parasitic resistance, the output ripple of the experimental result is within 8mV(p-p). Furthermore, the transient recovery time is within 50 mu s when load current changes from 120mA to 600mA, or vice versa. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Dual-Section-Average (DSA) Analog-to-Digital Converter (ADC) in Digital Pulse Width Modulation (DPWM) DC-DC Converter for Reducing the Problem of Limiting Cycle | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/ASSCC.2008.4708749 | en_US |
dc.identifier.journal | 2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE | en_US |
dc.citation.spage | 145 | en_US |
dc.citation.epage | + | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000265155300037 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |