Title: CMOS power amplifier with ESD protection design merged in matching network
Authors: Shiu, Yu-Da
Huang, Bo-Shih
Ker, Ming-Dou
交大名義發表
National Chiao Tung University
Issue Date: 2007
Abstract: A power amplifier (PA) with combination of ESD protection circuit and matching network into single block was proposed and implemented in a 0.18-mu m CMOS process. By comprising ESD protection function into the matching network, this design omits individual I/O ESD clamps to alleviate loading that degrades RF performances. According to the experimental results, the ESD protection circuit with LC configuration contributes a 3.0-kV human body model (HBM) ESD robustness without significant degradation on RF performances of the PA for 2.4-GHz RF applications.
URI: http://dx.doi.org/10.1109/ICECS.2007.4511118
http://hdl.handle.net/11536/135109
ISBN: 978-1-4244-1377-5
DOI: 10.1109/ICECS.2007.4511118
Journal: 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4
Begin Page: 825
End Page: +
Appears in Collections:Conferences Paper