| 標題: | Accurate Performance Evaluation of HEMT Devices for High-Speed Logic Applications through Rigorous Device Modelling Technique |
| 作者: | Hsu, Heng-Tung Chang, Chia-Yuan Hsu, Heng-Shou Chang, Edward Yi 材料科學與工程學系 Department of Materials Science and Engineering |
| 公開日期: | 2007 |
| 摘要: | Tremendous progress has been made recently in the research of novel nanotechnology for future nano-electronic applications. Among all the possible technologies, III-V FETs particularly the heterostructure High Electron Mobility Transistors (HEMT) have demonstrated promising results to be the future device technology for high-speed logic applications. Precise evaluation of the delay performance for HEMT requires highly accurate intrinsic device models extracted from available measurements. In this paper, a rigorous device modelling technique based on 3-D full wave electromagnetic analysis of the device structure is presented. This technique is efficient and accurate, and the determined equivalent circuit model fits the measured S-parameter very well within the frequency range of interest. |
| URI: | http://hdl.handle.net/11536/135116 |
| ISBN: | 978-1-4244-0748-4 |
| 期刊: | 2007 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5 |
| 起始頁: | 408 |
| 結束頁: | + |
| 顯示於類別: | 會議論文 |

