標題: | Board level ESD of driver ICS on LCD panels |
作者: | Hsu, C. T. Tseng, J. C. Chen, Y. L. Tsai, F. Y. Yu, S. H. Chen, P. A. Ker, M. D. 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | ESD;CBM;HBM;CDM;PCB |
公開日期: | 2007 |
摘要: | A method utilizing Charged Device Model (CDM) discharging to emulate real-world Charged Board Model (CBM) discharging was proposed and successfully addressed the weakest spot of whole chip. In order to extract the correlation between CDM pre-fail voltage VCDM and CBM pre-fail voltage VcBm, the capacitance and discharging waveforms of output pin on an IC and Printed Circuit Board (PCB) were measured. The results showed that the CBM evaluation board (EB) was not a must for large-size chip, as LCD driver ICs. CDM discharging can be used to direct investigate the weak point of design/layout for large-size chip. Besides, this paper addresses the guidelines about chip-level ESD cell design and layout optimization against CBM ESD damage. |
URI: | http://dx.doi.org/10.1109/RELPHY.2007.369965 http://hdl.handle.net/11536/135137 |
ISBN: | 978-1-4244-0918-1 |
ISSN: | 1541-7026 |
DOI: | 10.1109/RELPHY.2007.369965 |
期刊: | 2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL |
起始頁: | 590 |
結束頁: | + |
Appears in Collections: | Conferences Paper |