完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yeh, Chih-Ting | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2017-04-21T06:49:46Z | - |
dc.date.available | 2017-04-21T06:49:46Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4799-0113-5 | en_US |
dc.identifier.isbn | 978-1-4799-0112-8 | en_US |
dc.identifier.issn | 1541-7026 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135409 | - |
dc.description.abstract | A resistor-less power-rail ESD clamp circuit realized with only thin gate oxide devices, and with SCR as main ESD clamp device, has been proposed and verified in a 65nm 1V CMOS process. Skillfully utilizing the gate leakage currents to realize the equivalent resistors in the ESD-transient detection circuit, the RC-based ESD-transient detection mechanism can be achieved without using an actual resistor to reduce the layout area in I/O cells. From the measured results, the proposed power-rail ESD clamp circuit with SCR width of 45 mu m can achieve 5kV HBM and 400V MM ESD levels under the ESD stress event, while consuming only a standby leakage current of 1.43nA at 25 degrees C under the normal circuit operating condition with 1V bias. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Electrostatic discharge (ESD) | en_US |
dc.subject | gate leakage | en_US |
dc.subject | power-rail ESD clamp circuit | en_US |
dc.subject | silicon-controlled rectifier (SCR) | en_US |
dc.title | Resistor-Less Power-Rail ESD Clamp Circuit with Ultra-Low Leakage Current in 65nm CMOS Process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000325097500131 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |