標題: | Modeling Bias Stress Effect on Threshold Voltage for Amorphous Silicon Thin-Film Transistors and Circuits |
作者: | Shen, Cheng-Han Lo, I-Hsiu Li, Yiming 電機學院 電子工程學系及電子研究所 College of Electrical and Computer Engineering Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Amorphous silicon TFT;threshold voltage;bias stress effect;temperature effect;Rensselaer Polytechnic Institute (RPI) model;circuit simulation |
公開日期: | 2011 |
摘要: | In this paper, we study amorphous silicon thin-film-transistor (TFT) degradation under bias stress effect. To model threshold voltage shift with bias stress effect, fabricated samples are measured for I-V data with bias stress in variations of temperature. Rensselaer Polytechnic Institute (RPI) model is thus adopted to extract model parameters, such as the fiat band voltage (V-FB), the characteristic voltage for deep states (V-O), the conduction band mobility (MUBAND), the channel length modulation parameter (LAMBDA), the power law mobility parameter (GAMMA) and the saturation modulation parameter (ALPHASAT) from the measurement. The model card with those extracted parameters is validated via a TFT circuit simulation. The results of the circuit simulation indicate the relationship of effects depending on the stress and operational temperature. |
URI: | http://hdl.handle.net/11536/135548 |
ISBN: | 978-1-4398-7139-3 |
期刊: | NANOTECHNOLOGY 2011: ELECTRONICS, DEVICES, FABRICATION, MEMS, FLUIDICS AND COMPUTATIONAL, NSTI-NANOTECH 2011, VOL 2 |
起始頁: | 788 |
結束頁: | 791 |
Appears in Collections: | Conferences Paper |