標題: | Pre-Si Estimation and Compensation of SRAM Layout Deficiencies to Achieve Target Performance and Yield |
作者: | Bansal, Aditya Singh, Rama N. Mukhopadhyay, Saibal Han, Geng Heng, Fook-Luen Chuang, Ching-Te 交大名義發表 National Chiao Tung University |
公開日期: | 2008 |
摘要: | With technology scaling, process constraints and imperfections result in significant variation of post-Si performance and stability of SRAM from designed/target pre-Si parameters. Modification/ re-optimization of SRAM cell and/or tuning of process parameters to meet target performance and stability are limited by area constraints and involve several technology ramp-up cycles. For reducing access failures, if process is not fine tuned, memory access clock cycle period may need to be increased thereby compromising performance. We propose a design methodology to meet the target performance and reduce access failures by tuning the SRAM array peripherals instead of tuning the SRAM cell and process parameters. Proposed design methodology is supported by numerical framework and validated by simulation results on 45nm PDSOI technology. We further show that our methodology does not impact the READ stability of a cell. |
URI: | http://hdl.handle.net/11536/135636 |
ISBN: | 978-1-4244-2657-7 |
ISSN: | 1063-6404 |
期刊: | 2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN |
起始頁: | 457 |
結束頁: | + |
Appears in Collections: | Conferences Paper |