完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Hsuan-Kuen_US
dc.contributor.authorFang, Chih-Chungen_US
dc.contributor.authorChang, Tian Sheuanen_US
dc.date.accessioned2017-04-21T06:49:18Z-
dc.date.available2017-04-21T06:49:18Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-7431-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/135961-
dc.description.abstractThis paper proposes a CABAC decoder for HEVC that achieves constant high throughput multi-bin decoding with the parallel syntax element parser to solve the dependency problem in the traditional prediction based multi-bin architecture. The hardware implementation with TSMC 90nm CMOS technology can process 1 bins per cycles with 48,430 gate count (270Mbins/sec,) or 3 bins per cycle with 209,422 gate count (810Mbins/sec) when operating at 270MHz.en_US
dc.language.isoen_USen_US
dc.subjectHEVCen_US
dc.subjectCABACen_US
dc.subjectDecoderen_US
dc.subjectVLSIen_US
dc.titleA Multi-Bin Constant Throughput CABAC Decoder for HEVCen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380878900018en_US
dc.citation.woscount0en_US
顯示於類別:會議論文