完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, Henry | en_US |
dc.contributor.author | Dhong, Sang H. | en_US |
dc.contributor.author | Lin, Cheng-Chung | en_US |
dc.contributor.author | Kuo, Ming-Zhang | en_US |
dc.contributor.author | Tseng, Kuo-Feng | en_US |
dc.contributor.author | Yang, Ping-Lin | en_US |
dc.contributor.author | Huang, Kevin | en_US |
dc.contributor.author | Wang, Min-Jer | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2017-04-21T06:49:16Z | - |
dc.date.available | 2017-04-21T06:49:16Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4799-8682-8 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136018 | - |
dc.description.abstract | We describe custom 6R, 2/4W general-purpose register files (GRF) in an ASIC-based SOC implemented in a N28 CMOS technology, which has roughly a 2 similar to 3 X smaller area, 2 X faster speed, and 5 X lower power than a logic synthesized version. Synthesized and custom GRFs also have a different read behavior from static and dynamic circuitry used, respectively. This is addressed by modifying a bypass control block. Hardware showed a DVFS window of 0.5 V @ccuit, 130 MHz to 0.96 V, 3.2 GHz. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Register files | en_US |
dc.subject | multi-port | en_US |
dc.subject | DVFS | en_US |
dc.subject | ASIC | en_US |
dc.subject | SOC | en_US |
dc.title | Custom 6-R, 2-or 4-W Multi-Port Register Files in an ASIC SOC with a DVFS Window of 0.5 V, 130 MHz to 0.96 V, 3.2 GHz in a 28-nm HKMG CMOS Technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000369107500089 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |