完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsieh, Henryen_US
dc.contributor.authorDhong, Sang H.en_US
dc.contributor.authorLin, Cheng-Chungen_US
dc.contributor.authorKuo, Ming-Zhangen_US
dc.contributor.authorTseng, Kuo-Fengen_US
dc.contributor.authorYang, Ping-Linen_US
dc.contributor.authorHuang, Kevinen_US
dc.contributor.authorWang, Min-Jeren_US
dc.contributor.authorHwang, Weien_US
dc.date.accessioned2017-04-21T06:49:16Z-
dc.date.available2017-04-21T06:49:16Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-8682-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/136018-
dc.description.abstractWe describe custom 6R, 2/4W general-purpose register files (GRF) in an ASIC-based SOC implemented in a N28 CMOS technology, which has roughly a 2 similar to 3 X smaller area, 2 X faster speed, and 5 X lower power than a logic synthesized version. Synthesized and custom GRFs also have a different read behavior from static and dynamic circuitry used, respectively. This is addressed by modifying a bypass control block. Hardware showed a DVFS window of 0.5 V @ccuit, 130 MHz to 0.96 V, 3.2 GHz.en_US
dc.language.isoen_USen_US
dc.subjectRegister filesen_US
dc.subjectmulti-porten_US
dc.subjectDVFSen_US
dc.subjectASICen_US
dc.subjectSOCen_US
dc.titleCustom 6-R, 2-or 4-W Multi-Port Register Files in an ASIC SOC with a DVFS Window of 0.5 V, 130 MHz to 0.96 V, 3.2 GHz in a 28-nm HKMG CMOS Technologyen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000369107500089en_US
dc.citation.woscount0en_US
顯示於類別:會議論文